请输入您要查询的百科知识:

 

词条 Bridging fault
释义

  1. Modeling bridge fault

  2. References

In electronic engineering, a bridging fault consists of two signals that are connected when they should not be. Depending on the logic circuitry employed, this may result in a wired-OR or wired-AND logic function. Since there are O(n^2) potential bridging faults, they are normally restricted to signals that are physically adjacent in the design.

Modeling bridge fault

Bridging to VDD or Vss is equivalent to stuck at fault model. Traditionally bridged signals were modeled with logic AND or OR of signals. If one driver dominates the other driver in a bridging situation, the dominant driver forces the logic to the other one, in such case a dominant bridging fault is used. To better reflect the reality of CMOS VLSI devices, a dominant AND or dominant OR bridging fault model is used where dominant driver keeps its value, while the other signal value is the result of AND (or OR) of its own value with the dominant driver.

References

  • [https://books.google.com/books?id=JeMz2QOtjUIC&pg=PA3 "Bridging Fault Model"] from Test and Diagnosis for Small-Delay Defects
  • [https://books.google.com/books?id=XmVJGbl4O3wC&pg=PA67 "Bridging Fault"] from Integrated circuit test engineering: modern techniques
  • [https://docs.lib.purdue.edu/cgi/viewcontent.cgi?article=1012&context=ecepubs "A bridging fault model where undetectable faults imply logic redundancy"] from Design Automation and Test in Europe

1 : Electronic engineering

随便看

 

开放百科全书收录14589846条英语、德语、日语等多语种百科知识,基本涵盖了大多数领域的百科知识,是一部内容自由、开放的电子版国际百科全书。

 

Copyright © 2023 OENC.NET All Rights Reserved
京ICP备2021023879号 更新时间:2024/11/10 18:58:48